# CcNav: Understanding Compiler Optimizations in Binary Code

Sabin Devkota, Pascal Aschwanden, Adam Kunen, Matthew Legendre, and Katherine E. Isaacs



Fig. 1. *CcNav* uses multiple coordinated views to enable correlation between source code (a) and disassembled binary code (b). A loop is selected in the loop hierarchy view (e). Matching disassembly is highlighted (b) with source variables annotated either with automated analysis or manual entry (h). The control flow graph (c), call graph (d), and function inlining (f) views provide extra context to the selection and alternative modes of navigation. A separate panel (g) collects all highlighted items for detailed examination.

#### Abstract-

Program developers spend significant time on optimizing and tuning programs. During this iterative process, they apply optimizations, analyze the resulting code, and modify the compilation until they are satisfied. Understanding what the compiler did with the code is crucial to this process but is very time-consuming and labor-intensive. Users need to navigate through thousands of lines of binary code and correlate it to source code concepts to understand the results of the compilation and to identify optimizations. We present a design study in collaboration with program developers and performance analysts. Our collaborators work with various artifacts related to the program such as binary code, source code, control flow graphs, and call graphs. Through interviews, feedback, and pair-analytics sessions, we analyzed their tasks and workflow. Based on this task analysis and through a human-centric design process, we designed a visual analytics system Compilation Navigator (*CcNav*) to aid exploration of the effects of compiler optimizations on the program. *CcNav* provides a streamlined workflow and a unified context that integrates disparate artifacts. *CcNav* supports consistent interactions across all the artifacts making it easy to correlate binary code with source code concepts. *CcNav* enables users to navigate and filter large binary code to identify and summarize optimizations such as inlining, vectorization, loop unrolling, and code hoisting. We evaluate *CcNav* through guided sessions and semi-structured interviews. We reflect on our design process, particularly the immersive elements, and on the transferability of design studies through our experience with a previous design study on program analysis.

Index Terms—Design Study, Program Analysis, Compilation, Binary Code, Transferability, Immersion

# 1 Introduction

Demand for high performance computing (HPC) resources as well as scalability limitations of HPC applications drive the need for optimiza-

- Sabin Devkota and Katherine E. Isaacs are with University of Arizona.
  E-mail: {devkotasabin@email.arizona.edu | kisaacs@cs.arizona.edu}.
- Pascal Aschwanden, Adam Kunen, and Matthew Legendre are with LLNL.
  E-mail: {aschwanden1 | kunen1 | legendre1}@llnl.gov.

Manuscript received xx xxx. 201x; accepted xx xxx. 201x. Date of Publication xx xxx. 201x; date of current version xx xxx. 201x. For information on obtaining reprints of this article, please send e-mail to: reprints@ieee.org. Digital Object Identifier: xx.xxxx/TVCG.201x.xxxxxxx

tion. Even small percentage increases in efficiency can mean more science computed, either through more programs running or higher fidelity results than previously computationally possible. Thus, application developers and performance analysts spend significant time optimizing and tuning these programs.

One vector for optimization is at the compilation stage. When building the application, there are many choices in terms of which compiler to use and with what options. Furthermore, small non-algorithmic changes in the source code can lead the compiler to make different choices in how it transforms source code into machine-interpretable instructions. Running experiments can show which compiler version with which options performs better for a specific machine. However, for some applications performance is so critical that significant time and

labor is devoted to trying to determine what optimizations were made by the compiler, whether they were effective, and what can be done to encourage it to optimize further. Understanding the optimizations may not only increase application efficiency on the target system, but lead to portable improvements where findings can be applied when compiling on another system.

Analyzing compiler optimizations is an iterative, experimental, and time-consuming task. Typically an analyst will disassemble a compiled binary into human-readable instructions and inspect in a text editor. They may also view the source code, make annotations, draw figures, and run ad hoc analyses. Even with debugging tools that show both source and disassembled code, analysts struggle to orient themselves in even moderately-sized programs of a few hundred lines of code.

This project is a collaboration between visualization and program analysis experts resulting in *CcNav*, a visual analytics tool to aid identification of compiler optimizations, their underlying causes, and their effect on performance. *CcNav* combines automated static analysis of compiled binaries with visual interfaces to support fine-grained analysis of compilation results. We conduct an ongoing design study [44] over 18 months with regular pair analytics [15,26] sessions and a three month immersive study. Through these activities we develop a data and task abstraction driving the design of our integrated system. We evaluate the system through pair analytics sessions with domain experts.

We find that experts in this style of program analysis employ a wide range of strategies, often jumping between whatever different abstractions and organizations of the data they had available to them and deriving or annotating new data. We therefore design *CcNav* to automatically derive views where possible, support linked navigation consistently through all views, and assist the most used forms of annotations. We also find that the collaborative and immersive nature of our meetings were fundamental in understanding these workflows.

We also reflect on the transferability of design studies based on our experience with a previous design study on program analysis [23] that led the domain experts on our team to seek out the visualization experts. We describe the limitations of transferability, despite remaining in the same domain, and how our process either supported or dissuaded the transference of design.

In summary, our contributions are:

- a data and task analysis for fine-grained analysis of compilation output (Sect. 3.2, Sect. 3.3)
- the design and evaluation of a visual analytics system for analyzing the results of compilation (Sect. 4, Sect. 5), and
- a reflection on both transferability of visual solutions and immersive design techniques with implications for future visualization studies (Sect. 6).

Before discussing these contributions, we provide a brief overview of the domain and related work (Sect. 2). We then discuss our methodology in further detail (Sect. 3). We conclude in Sect. 7.

#### 2 BACKGROUND AND RELATED WORK

Scientific simulation is used in diverse fields such as climate science, medicine, energy, and physics to study phenomena where it may be infeasible to do so otherwise. These simulations are frequently computationally-intensive and run on large, shared resources such as supercomputers and clusters. Thus, optimizing these programs to run faster can free resources for further scientific questions to be answered.

One avenue for optimizing these applications is to increase the efficiency of an algorithm through its translation for execution on a machine. *CcNav* aims to help developers and program analysts in understanding this process and ultimately using that understanding to generate more highly optimized software. We discuss the necessary background in compilation, optimization, and program analysis workflow, followed by a review of related literature.

# 2.1 Compilation and Optimization

Compilation is the transformation of source code into a machine-interpretable format. The program that performs this transformation is



Fig. 2. Source code (a), disassembly (b), and control flow graph (c).

known as the *compiler* and the resulting machine-executable software is known as the *executable* or *binary* file. As the machine-interpretable format is different between machines, this process must be done for each machine-architecture targeted. Thus, compilation is also an important element of code *portability* across machines.

People typically write source code in a higher-level language than that understood by the machine. As operations are available in the high level language that are not available to the machine, compilation is not a direct translation. The low level language of the machine is called the *instruction set architecture (ISA)* or *assembly language*. Assembly instructions typically have a format of an operation (e.g., add, mov) followed by parameters such as values or locations of values. These locations can be in memory or in temporary storage on the computation unit. These temporary locations are known as *registers*.

There are a multitude of valid transformations from source code to machine code. While the compiler must always generate correct code, it may also attempt to fulfill goals such as making the executable more efficient or producing a small binary. While in many contexts, developers are satisfied with the choices made by the compiler under default options, our collaborators are particularly concerned with generating more optimized code. Common optimizations seen in scientific code include function inlining, loop unrolling, and vectorization. Additionally, the compiler may create several *variants*—blocks of instructions that correspond to the same code but are optimized for different situations.

Function inlining removes the instructions (and therefore the overhead) of a function call by moving the body of the function within its calling function. This process sometimes requires duplicating instructions when a function is called from multiple places. Loop unrolling similarly removes overhead associated with checking loop bounds and jumping by placing several iterations of a loop body sequentially before performing the jump.

Vectorization translates repeated operations that might naively be performed in sequence to take advantage of parallel features of the computation unit. For example, a loop that multiplies every value in an array by a constant can be transformed to perform the operation in parallel across chunks of that array. The ISA typically has separate instructions and registers for vectorized operations.

To generate a more performant executable through compilation, developers can change the compiler (e.g., gcc, clang, or llvm), the compiler options (e.g., -03 for optimization-level-3 or -funrol1 to encourage loop unrolling), or even make small changes to the source code without changing the algorithm. However, even with these features, it can be difficult to predict what the compiler will do.

Since performance is at a premium to our collaborators, they want to know whether the optimizations they expected were made and if not, what they can do to further encourage them. We call the collective strategies by which they answer these questions *program analysis*.

# 2.2 Program Analysis

Developers can examine the results of the compilation by viewing the generated instructions, possibly with the help of automated tools. A compiled binary can be translated into human-readable machine instructions through a process known as *disassembly*. Typically the resulting text file is often referred to as *disassembly code* (or just 'disassembly')

and includes the *address* (memory location) associated with each instruction. These addresses are used to jump non-sequentially, e.g., in a loop or function call.

If the binary was compiled with an option to retain debug information, more information can be retrieved, such as mappings between source code and disassembly or whether a function was inlined. The quality of debug data is dependent on the features of the compiler. It is often incomplete or incorrect, especially in the presence of heavy optimization [39], so manual inspection is required.

To provide a structural interpretation of the disassembly, other structures, such as the control flow graph and call graph, may be derived from it. The *control flow graph* (*CFG*) divides the disassembly into *basic blocks*: contiguous address ranges that must be executed sequentially. Basic blocks are the nodes in the graph. Edges represent valid paths between basic blocks due to jumps, branches, and function calls. Fig. 2 shows a small example. In the *call graph*, the functions are the nodes and the edges are valid calls between them.

Dwarf [3] is a popular format to support source level debugging. Objdump [10] and dwarfdump [4] are popular tools for retrieving disassembly with debug information. Both produce text files. Dyninst [21] is a library for more advanced analysis. We use Dyninst as a basis for the automated analysis components of *CcNav*.

**Typical workflows.** Analysts typically use the above tools to get the disassembly and view both it and source code with a text editor, switching between views to orient themselves. They may also generate a CFG, sometimes filtered locally to the portion of the disassembly of interest. This is sometimes done with pen and paper or with tools like LLVM [37] that generate a DOT file for rendering with the GraphViz dot algorithm [25]. Our domain experts' interest in the CFGExplorer [23] visualization over dot was an impetus for our collaboration.

When the domain experts initially trained the visualization experts in this process, they started with small enough examples that the recommended workflow was almost entirely pen and paper (Fig. 3). The learner printed a filtered version of the disassembly. As they were able to correlate with source, they annotated the disassembly with variables and structures from source along with evidence of optimizations.

A complimentary approach is to use an integrated debugging tool which aids navigation between source code and disassembly, but is more focused on correctness debugging than optimization. We found most people we spoke with viewed files directly rather than through a debugger when trying to understand compiler optimizations.

# 2.3 Related Work

Several tools link source and disassembly [6, 9, 11, 13, 29, 41, 42] for debugging or reverse engineering. Intel Vtune [9] can incorporate profiling information—metrics about how fast the code ran. The Godbolt Compiler Explorer allows fast switching between compilers and options, linking across the multiple generated assembly files, and SeeSoft [24]-style file navigation. However, it does not scale to large programs. Reverse engineering tools [6, 13, 42] also incorporate a visualization of the CFG, though with limited selection and filtering.

Other approaches prioritize either the source or disassembly. Rivet [45] visualizes how instructions are scheduled on superscalar processors. Instructions within a window of time are linked back to source code. The focus is on the processor's scheduling, rather than the choice of instructions. PSE [34] visualizes instructions collected while a program executes. It can therefore show performance metrics, but does not incorporate source code. Baum et al. [16] present a visual tool for exploring conditionally compiled variants of programs. The focus of the tool is displaying what portions of the source code remain, rather than the resulting disassembly.

Linking between source code and call graph has also been used in applications like performance analysis [12] and software maintenance [32]. Several tree-metaphors have been used for call graphs including indentation [12, 27, 40], node-link diagrams [17, 22, 35, 40], icicle timelines [18], and sunbursts [14]. As the call graph served as an auxiliary view and following design study methodology guidelines of 'satisfying rather than optimizing,' we use an indented tree and

| v4600                                         | Remarks ??                                                                                           | out_1_s- 62-6                                  | 4. poz                  | Loop invariant coste a                                      | heiding<br>NEH OM<br>(MHShing) |  |
|-----------------------------------------------|------------------------------------------------------------------------------------------------------|------------------------------------------------|-------------------------|-------------------------------------------------------------|--------------------------------|--|
| " " " " " " " " " " " " " " " " " " "         |                                                                                                      |                                                |                         | - snigh 2 offsets & sou                                     | mared                          |  |
| Med And                                       | /g/g90/devkota                                                                                       | 1/llnl-internship/RAJA-PI                      | ERFSUITE/R              | AJAPerf/src/basic/                                          | distall is a                   |  |
| Jamy on                                       | DAXPY.cpp:63                                                                                         | yci7+= ax                                      | (נים)                   | 640-11                                                      |                                |  |
|                                               | DAXI                                                                                                 | PY_BODY;                                       |                         | bus .                                                       | negatica                       |  |
| L)                                            | 419d54:                                                                                              | 4a 8d 0c c5 00 00 00                           | lea                     | 0x0(,%r8,8),%rcx                                            |                                |  |
| address                                       | 419d5b:                                                                                              | 00                                             |                         |                                                             |                                |  |
| signs                                         | 419d5c:                                                                                              | 21 c7                                          | and                     | %eax,%edi                                                   |                                |  |
| precompute                                    | 4 419d5e:                                                                                            | 48 c1 e6 04                                    | shl                     | \$0x4,%rsi                                                  | x 16                           |  |
|                                               | 419d62:                                                                                              | 48 8d 14 0b                                    | lea                     | (%rbx,%rcx,1),%rdx                                          | IF THEY                        |  |
|                                               | 419d66:                                                                                              | 4c 01 e1                                       | add                     | %r12,%rcx                                                   |                                |  |
|                                               | 419d69:                                                                                              | 0f 1f 80 00 00 00 00                           | nopl                    | 0x0(%rax)                                                   |                                |  |
| Ь,                                            | /g/g90/devkota1/llnl-internship/RAJA-PERFSUITE/RAJAPerf/src/basic/<br>DAXPY.cpp:62                   |                                                |                         |                                                             |                                |  |
| for (Index_type i = ibegin; i < iend; ++i ) { |                                                                                                      |                                                |                         |                                                             |                                |  |
| Belong to                                     | 419d70:                                                                                              | 4d 85 ff                                       | test                    | %r15,%r15                                                   | . 0                            |  |
| COP                                           | 419d73: 7e 40<br><_ZN8rajaperf5basic5DAXPY9runKernelENS_9                                            |                                                |                         | jle 419dh5 jenit to outed<br>9VariantIDE+8x185> bound check |                                |  |
|                                               | 419d75:                                                                                              | 31 c0                                          | xor                     | %eax,%eax                                                   | prostr                         |  |
|                                               | 419d77:                                                                                              | 40 84 ff                                       | test                    | %dil, %dil → vectorize                                      | or not                         |  |
| 36.2                                          | 419d7a:<br><_ZN8rajaperf                                                                             | 0f 84 a0 00 00 00<br>Sbasic5DAXPY9runKernelENS | <u>je</u><br>_9VariantI | 419e20 する さし == 0,<br>DE+0x1f0>                             | on we crowized                 |  |
| No                                            | /g/g90/devkota1/llnl-internship/RAJA-PERFSUITE/RAJAPerf/src/basic/<br>DAXPY.cpp:63 (discriminator 2) |                                                |                         |                                                             |                                |  |
| preemble                                      | DAXPY_BODY;                                                                                          |                                                | double press.           |                                                             | fiel_                          |  |
| 1000 1                                        | 419d80:                                                                                              | 66 41 0f 10 04 04                              | movupo                  | (% <u>r12</u> ,%rax,1),%xmm0                                | x(1)[1]                        |  |
| 8,000                                         | 419d86:                                                                                              | 66 0f 10 24 03                                 | movupo                  |                                                             | yeis CI                        |  |
| 35                                            | 419d8b:                                                                                              | 66 0f 59 c2                                    | mulpd                   | %xmm2,%xmm0 >++*                                            | txxcis (1                      |  |
| 4                                             | 419d8f:                                                                                              | 66 0f 58 c4                                    | addpd                   | %xmm4,%xmm0<br>4xxiij44[i]                                  | الما الم                       |  |
| \                                             | 419d93:                                                                                              | 0f 11 04 03                                    | movups                  | %xmm0,(%rbx,%rax,1)                                         | 617461)                        |  |
| 4198                                          | ic V                                                                                                 | idhi dini                                      | paused                  | finge over you = a                                          | רוזינוז                        |  |
| got our val                                   | and the reduced to section of " A mount for states in terms of for a terms for                       |                                                |                         |                                                             |                                |  |

Fig. 3. Annotations made on the disassembly of a benchmark program for vector addition during immersion study.

node-link view for different subgraphs of the call graph, leveraging familiarity of our users while supporting their tasks.

While many of these visualizations share core views and features with *CcNav*, we found no tool or design that suited the needs of our target audience in terms of other important elements such as annotation, filtering, scalability, and integration with structural views like the CFG. Furthermore, like the visual designs, the integrated analyses were for other purposes, not for exploring compiler optimizations. Despite the similar domains of these projects, the task differences led to a different design. We discuss related issues of transferability further in Sect. 6.

# 3 METHODOLOGY, DATA, AND TASK ANALYSIS

In conducting this design study, we followed the guidance of Sedlmair et al. [44]. We detail our collaboration below (Sect. 3.1) as well as the resulting data (Sect. 3.2) and task analyses (Sect. 3.3). Sect. 4 then describes the resulting visual analytics approach.

# 3.1 Design Process

Our team consists of two visualization experts, an HPC applications expert, an expert in (HPC) program analysis and tools, and a software developer. Two additional HPC experts attended the early project meetings as well. The applications expert represented the typical front-line analyst, though the program analysis expert also had goals in understanding compilation.

The program analysis expert approached the visualization experts upon seeing their prior work with visualizing CFGs [23]. He wanted to extend the work to support his use case of optimizing compilations.

The resulting collaboration has been ongoing for 18 months with video conferences scheduled every other week. These meetings included discussions of the available data, the analysis needs, and the development and deployment of *CcNav*, including both the visualization front end and the analysis software backing it. Copious notes

were generated each meeting. Demonstrations via screen share were frequent, with the domain experts modeling their tasks using a combination of existing tools and the presented prototype as driven by the lead visualization expert in a pair analytics [15, 26] fashion.

A visualization expert (the lead author) also spent three months on-site with the domain experts. With their guidance, he performed their current workflow to better understand their tasks. We discuss the immersive elements of our collaboration further in Sect. 6.

#### 3.2 Data

The input data for *CcNav* is a compiled executable and its source code, the former of which can be disassembled into disassembly code. Both source and disassembly code are text data. There may be multiple source files associated with a single executable file.

Through a custom static analysis tool built using Dyninst [21] by the program analysis expert, we derive a mapping between lines of source code and address ranges in disassembly code. Note that this mapping can be many-to-many. We also derive a control flow graph, loops within that graph, a mapping between source code variables and disassembly, and annotations regarding disassembly addresses of inlined functions.

There are limitations to the automated analysis. For example, different compilers report varying amounts of information, which affects the completeness of the mapping between source and disassembly. The program can't match some variables with registers in the disassembly. Some function names, which are mangled into unique identifiers by the compiler, do not get properly de-mangled. Experts must combine the automated assistance with their awareness of compiler reporting limitations and knowledge of the domain.

The programs of interest to our collaborators are sizable and complicated, using many advanced features and libraries. Thus, we can make few assumptions. For example, in one case we found a de-mangled function name that was (correctly) 137,777 characters long.

#### 3.3 Task Analysis

The ultimate goal of our collaborators is to determine a combination of source code changes, compiler choice, and compiler flags that will achieve improved performance. The domain experts are aware of strategies the compiler can take, so they analyze the results of the compilation to determine where there is room for improvement.

Following the ethos of understanding tasks in the context of high level goals [20, 36, 43, 48], two visualization experts independently coded the observation notes and then met to discuss and ultimately generate the task hierarchy. We found no task typology mapped well to the low-level operations, which were frequently correlating concepts (e.g., source code lines to disassembly lines) and identifying known structures. We present the higher levels below and summarize the lower levels in text. The full hierarchy is in the supplemental materials.

Focus on particular optimizations or analysis strategies varied from meeting to meeting, though the overall goal did not change. Similar to Williams et al. [47], we used the persistence of tasks over time to prioritize the design and implementation of *CcNav* features. Fig. 4 shows when tasks were demonstrated or discussed in our interactions with domain experts.

Goal: Understand performance / Identify optimizations

- T1 Understand/Identify compiled structure
  - T1.1 Match source code with binary code
  - T1.2 Identify/Relate structures with code
  - T1.3 Annotate relations
  - T1.4 Trace variable
- T2 Understand optimizations
  - T2.1 Find areas of interest
  - T2.2 Identify optimizations
  - T2.3 Assess optimizations
  - T2.4 Compare generated code
  - T2.5 Annotate optimizations

We found two major groupings of tasks: understanding and interpreting the disassembly itself (T1) and understanding what optimizations were applied in it (T2). When we started this project, we expected the focus would be on T2, specifically comparisons across parameters (T2.4). However, our initial collaborative analysis sessions showed us that simply understanding how what we were looking at related to source (T1) was a significant hurdle.

**T1:** Understand/Identify Compiled Structure. The disassembly represents what the compiler did. To understand what the compiler did, analysts must match the disassembly and the source (T1.1). Typical queries are "What disassembly matches these lines of code?" or "What are these lines of disassembly doing with respect to the source code?" As code structures like functions and loops both help organize the code, identifying those structures in particular are a common task (T1.2). Once these first sub-tasks are done, the disassembly may be annotated (T1.3), e.g., marking a register by its associated source code variable or marking an address range with a line of code, loop, or function. Another way to understand disassembly in the context of source is to trace (T1.4) a source variable through the disassembly.

**T2:** Understand Optimizations. Analyzing how well a compiler has optimized some code is typically focused on the instructions that will be run the most. Thus, the first sub-task would be finding those areas of interest (T2.1). This is often a winnowing task—decreasing the data to a specific function, loop, or even line of code. However, it may also be a search task, like identifying anomalous code performing an unreasonable number of operations. Thus, the entirety of the code must be accessible.

Once the area of interest has been found, the analyst will try to identify the optimizations present (T2.2), such as inlining, vectorization, code variants, or unrolling, and make an assessment (T2.3) regarding whether the optimizations applied are appropriate or if any are missing. Performance metrics, if available, can also be used to assess the efficacy of the optimizations. Typical queries include "Is this loop vectorized? What about its nested children?" and "How much inlining is there?" As with T1, discoveries are annotated (T2.5) during the analysis process.

The identification of the absence or presence of possible optimizations and their effect on performance may be further supported by comparing disassembly generated with different source, using different compilers, or using different compiler optimizations (T2.4). However, this operation is limited by the difficulty of understanding even one compilation.

# 3.4 People

The target audience of our project is application or program analysis experts with experience reviewing disassembly code. We focus on those who are interested in optimization, but there is overlap with those who are trying to debug compilation or build issues as well. These expert users are familiar with DWARF and other debug data, as well as the limitations in collecting and reporting it.

#### 4 CcNav: COMPILATION NAVIGATOR

The existing workflow of our collaborators involved understanding the compiled code using multiple tools to create or view different artifacts related to the program such as the source code, disassembly, and debug information. The process of relating between these artifacts requires a large amount of context switching between the different programs and is both labor-intensive and time-consuming.

Through our regular meetings, we iterated on the design of *CcNav*, discovering in addition to the findings of our data and task analyses (Sect. 3), that experts in this style of program analysis: 1) have many strategies in navigating code artifacts, indicating a highly linked multiview system could streamline their strategies, and 2) they generate new data and new data arrangements in the form of supporting annotations and graphs and that some of this generation could be automated. Thus, we developed a custom analysis program designed in tandem with a highly-coordinated multi-view system to better serve the needs of compilation analysis.



Fig. 4. Tasks appearing in our meetings and on-site immersive study. The on-site period is highlighted with a gray background. Tasks related to understanding the disassembly and finding areas of interest for optimization dominated. These tasks are necessary to perform the less prevalent tasks but are difficult in their own right, thus our design study focused on them.

We balanced the effort in our design by focusing more on the tasks most numerous and persistent across time (Fig. 4). These were the tasks necessary to perform the other tasks: those related to understanding the disassembly and finding areas of interest for optimization.

The input to *CcNav* is a binary file compiled with debug information. We derive the rest of the data through a custom analysis program developed for this project (Sect. 4.3). We first describe the views and interactions (Sect. 4.1) which are based in our task analysis and observations and drove the development of the automated analysis.

#### 4.1 Views

*CcNav* is composed of multiple views which can be arranged, resized, closed, and re-opened by the user via a flexible window management system. We describe these views and their relation to our tasks.

**Source Code View.** (Fig. 1(a)) The source code view displays a single source code file. By default, it displays the one with the most data, but the file can be changed in the interface. Multiple lines can be selected and will be highlighted across other views, supporting the task of matching the source code and disassembly (T1.1). Lines with no mapping are grayed out. We chose not to use syntax highlight to conserve the use of color and because our domain experts did not consider it a priority.

**Disassembly View.** (Fig. 1(b)) The disassembly represents the ground truth of the compiled program. One strategy commonly employed by users was to use linked navigation to get close to an area of interest not otherwise selectable with information from our automated analysis and then search by scrolling from there, so we include it in its entirety. This view also supports multi-line linked highlighting in support of T1.1.

When available, we modify the instruction text to include the associated source code variable name. We denote this by striking through the register name and presenting the source code with a pink background. This feature supports our annotation (item T1.3), structure identification (T1.2), and variable tracing (T1.4) tasks.

Control Flow Graph (CFG) View (Fig. 1(c)) The CFG view shows a subgraph of the full binary CFG, based on the current selection. Prior work on CFGs by the visualization experts led to this project. However, early meetings indicated matching of source and disassembly was the main workflow. Thus, our initial prototypes did not include a CFG. (See Fig. 5 for one such example prototype.) In subsequent meetings, we observed our domain experts had difficulty understanding structures such as loops (T1.2) with only matching or nesting. We thus chose to provide such context with a CFG view.

We chose the visual design and layout from CFGExplorer [23] as (1) that design was the impetus for our collaboration and (2) the tasks fulfilled by a CFG in this project matched well with the tasks in CFG-Explorer. The design is a node-link diagram with a modified Sugiyama layout [46] which prioritizes drawing loops similar to by-hand diagrams of small CFGs, matching the mental model of compilation experts. The convex hull of loop nodes are drawn with an orange background, with



Fig. 5. An early prototype visualizing the mapping between source code and disassembly. Even in this toy example, a single line of code is dispersed across the disassembly. Early prototypes like this one also clarified the importance of the CFG in conveying structure.

nested loops having a darker shade of orange.

Instead of showing all contained instructions as CFGExplorer did, we show the block ID and its containing function. We found including all instructions led to very long nodes which obscured the graph topology and worked against T1.2. After making the design choice, during one of our pair analytics sessions, our collaborators commented they could see the global structure and the connected components in the graph. They noticed that a program we were viewing had a disconnected CFG, leading to the insight that library and initialization code were present but unable to be retrieved by the automated analysis.

Another change from CFGExplorer is filtering the graph to a k-hop region of interest around selected basic blocks. Our data creates CFGs that are too large for Sugiyama-style layouts. To support the winnowing of data to find areas of interest (T2.1), k is configurable via the interface, with a default of k = 3 determined through our users' experience.

Basic blocks (nodes) in the CFG can be selected individually or by brush and will update all views (T1.1). The CFG view also supports panning and zooming.

**Highlighted Items View** (Fig. 1(g)) The highlighted items view lists the highlighted source lines, disassembly lines, and basic blocks without context. As highlighted items are often dispersed across large ranges of source lines (see Fig. 5), this view provides a way to examine them together when the content is more important than the context, e.g., when assessing the use of instruction types (T2.2, T2.3) or the presence of variables (T1.2).

**Function Inlining View** (Fig. 1(f)) Function inlining is one of the most common optimizations performed by compiler and is of great interest to our collaborators. Thus, we design a separate panel for inlining information to help identify (T2.2) and navigate (T2.1) to them.

We use a selectable, collapsible indented tree with non-inlined functions as the top level and only in-lined children beneath them. Selections in other views will filter this one.

The function inlining hierarchy can get quite large as functions may be inlined in multiple places and inlining chains into libraries or kernel code can be tens of layers deep. We include an autocomplete search feature to further support navigation (T2.1) and a reset control to restore the full view.

Function calls and therefore inlining forms a hierarchy, so a tree visualization is intuitive. We picked the collapsible indented tree to preserve readability of function names and efficiently use screen space given their size and deep nesting. Also, while a direct inlining view is not common, our audience is familiar with collapsible indented trees for navigating call stacks or file systems.

**Loop Hierarchy View** (Fig. 1(e)) Identifying (T1.2) or navigating to (T2.1) a particular loop is a common operation, so we chose to directly support it by creating a loop-centric view. Consistent with the function inlining view, selections in other views will filter this one, providing loop context to those other views.

We designed this view to show the nesting hierarchy of loops as a collapsible indented tree with linked selection to the other views. The top level is the containing function, matching the policy of the function inlining view.

There is no standard way to name loops, nor can the appropriate line of source code be derived with suitable consistency. Thus, we assign multi-part IDs to indicate nesting behavior and rely on the analyst to interpret them further using the other features of *CcNav*.

Explicitly showing the loop hierarchy is not common and thus there is no standard view. Our rationale for using a collapsible indented tree is similar to that of the function inlining view and as it was added second, we chose to keep the designs as consistent as possible.

Call Graph View (Fig. 1(d)) The call graph view shows a subgraph of the full call graph, with all functions reported by our analysis regardless of whether they were inlined. This view provides a way to relate selected disassembly to the functions and call stack in support of T1.2 and T1.4. Inlined calls are shown with a dashed red line to help identify them (T2.2). We chose a node-link diagram to display the call graph as analysts performed navigation tasks [28, 33, 38] on the graph. This view supports linked selection with the other views.

**Variable Annotation View** (Fig. 1(h)) Annotating the disassembly with source code variable names is a common task (T1.3). While our automated analysis provides a best-effort annotation, it is incomplete. We allow the user to manually add annotations with this view. The view further summarizes all active renamings.

#### 4.2 Design of Linked Highlighting and Navigation

We follow a consistent scheme for selections across all the panels. On performing any selection, the corresponding items in all text and node-link panels are highlighted with teal border. To reduce scrolling, the views automatically scroll to the first highlighted item in text views and center on the first highlighted node in node-link views. We do not alter the zoom for node-link diagrams as users found it disorienting.

For our indented tree views, we filter to matching items rather than highlighting them. The ordering of top-level nodes in these trees are not consistently related to source code structure. The ordering instead is an artifact of the analysis, and thus the context is less meaningful, so we filter these hierarchy views more aggressively.

We support a consistent interaction mechanism across all the views where 'click' interactions select single items (e.g., line of code, node). Text views support range selection through 'click and drag', while node-link views support it through brushing.

The one exception to our linking is the Highlighted Items View. We found linking this view resulted in mis-clicks and mis-selections as people focused on this window. However, based on our Evaluation (Sect. 5), we are considering changing this policy in the next iteration.

All linking and filtering is calculated based on disassembly address. Unit items in a view (e.g., line of source code, instruction address, basic block, loop, function) can be represented as a list of corresponding

address ranges from our automated analysis. Thus, any selection is translated into a list of (non-contiguous) address ranges which is then used to query matching items in all the other views.

We use interval trees to speed up queries. Specifically, we create 4 interval trees for storing the address ranges associated with i) lines of source code, ii) basic blocks, iii) functions, and iv) loops. These trees are also used to reconstruct the inlining tree and loop hierarchy.

#### 4.3 Automated Analysis

*CcNav* takes as input a binary file compiled with debug information and from it retrieves or generates all additional data used in the visualization. This includes: disassembling the binary into disassembly code, retrieving the source code (if reachable), reporting available mappings between source and assembly (including variable names), reporting inlined functions, detecting loops, and generating a control flow graph and call graph. These features were added iteratively, matching with the visualization design.

The data generated by the automated analysis is incomplete by nature due to limitations in what an individual compiler will report and limitations in state-of-the-art static program analysis. For example, most lines of code do not map to disassembly. These limitations are one reason a completely automated solution is infeasible, leading to our design a visual analytics system to combine partially automated analysis with expert knowledge and intuition. Furthermore, the limitations drive our design to support multiple workflow to target disassembly, as any common workflow may fail in a particular situation.

The automated analysis also provides the front end visualization with shortened names of strings greater than 256 characters by eliding the middle characters in long function names. Our domain experts indicated further elision was too much.

# 4.4 Implementation

*CcNav* is a browser-based client-server application. The automated analysis is written in C++ using the Dyninst API [21]. The server returns the output in JSON format in a RESTful manner. The client is written in Javascript using D3.js [19] with Dagre [2] as the base layout for directed graphs. Flexible window management is implemented using GoldenLayout [7]. The autocomplete search is supported by the awesomplete library [1]. We use the flatten-js interval tree library [5] to speed up the calculation of addresses across our linked views.

#### 5 EVALUATION

To evaluate the effectiveness of *CcNav*, we conducted evaluation sessions with four participants.

#### 5.1 Evaluation Session Design

The evaluation sessions were 90 minutes in length and consisted of an initial briefing, an overview and demonstration of *CcNav*, tasks for the participants, a semi-structured interview, and a debriefing. The overview and demonstration used a small example dataset. With questions, the demonstration portion was approximately 25 minutes long. All evaluations were conducted remotely over video conference, with the facilitator conducting the evaluation sharing his screen.

**Participants.** There were four participants. The first, P0, was a graduate student with experience with disassembly, but not performance analysis. The other three, P1-P3 were professionals who often perform compilation performance analysis. P3 attended design meetings for the first two months of the project, but had not seen any prototypes in the intervening 16 months. P0-P2 were not involved in the design. P2 had a time constraint, so their session was limited to 70 minutes.

Pair Analytics. We employed pair analytics [15, 26] in our evaluation. Following this method, we encouraged participants to provide specific instructions (e.g., 'click', 'scroll', 'go to the CFG view') to the facilitator who would then perform them. Participants were also encouraged to 'think aloud' as they directed these actions. The facilitator answered questions from the participants. One author acted as facilitator while another took notes.

© 2020 IEEE. This is the author's version of the article that has been published in IEEE Transactions on Visualization and Computer Graphics. The final version of this record is available at: xx.xxxx/TVCG.201x.xxxxxx/



Fig. 6. Drilling down into the loop hierarchy (left) reveals nested loops in the CFG subgraph (right). Associated disassembly (middle) is highlighted. Several registers have been automatically annotated with variable names from source code.

Our choice of pair analytics was driven by our goal of evaluating whether the design of *CcNav* supported *analysis workflows*. We wanted the focus to remain on the analysis rather than the troubleshooting associated with using an in-development system or the learning curve of a new complex system. We also value the benefits of pair analytics in encouraging participants to communicate their actions and thoughts. However, we recognize there are potential biases associated with pair analytics, which we discuss further in Sect. 5.5.

**Evaluation Dataset.** For the task part of our session, we used the LTIMES application of RAJAPerf [31]. RAJAPerf is a proxy application for assessing performance and portability of HPC code. The core computation of LTIMES is a quadrupally nested loop, of which several versions are implemented in the same C++ file. We compiled LTIMES using Intel C++ Compiler v19.1.0 [8] with flags -03 and -g. P1 and P3 had worked with RAJAPerf before and P2 was familiar with it, though none were particularly familiar with LTIMES.

**Tasks.** Participants were asked to perform evaluation tasks of increasing complexity. Our initial task list included basic tasks like identifying what was inlined in a line of source code. After sessions with P0 and P1, we determined these tasks were too elementary and omitted them to afford more time to the more open-ended tasks. We list the tasks given to all participants below with their corresponding task abstraction items from Sect. 3.3:

- E1. Identify the assembly of a loop containing a selected line of source code (T1.1, T1.2, T2.1)
- E2. Identify/Assess vectorization in that loop (T2.2, T2.3)
- E3. Compare/Assess multiple variants in the source code (T2.4, T2.3)

# 5.2 Evaluation Task Results

We summarize our observations of task performance below. A more detailed account is available in the supplemental materials.

E1: Identify the assembly of a loop containing a selected line of source code. Because a loop spans multiple lines and the mapping between source code and disassembly is imperfect, this task requires more than straightforward highlighting. All participants were able to complete this tasks with different strategies:

All participants started by asking to click on the first line of the loop in the source code, which highlights the directly corresponding disassembly, but not the entire loop. They all recognized this fact. P0, P1, and P2 next examined the loop hierarchy view. P0 and P1 asked to click on the loop hierarchy view to highlight the assembly, while P2 returned to the source code and asked for a range selection. Both strategies result in the targeted selection. P2 followed up by asking to click on the loop hierarchy view, verifying the selection was the same.

P3 instead looked at the selected items view, finding the loop index variable 'z' annotated and were satisfied they had found the code. When asked for the loop name in the loop hierarchy, they asked to click on the top level loop loop3, similar to the other participants. Observing that

both source code and loop hierarchy have five levels of nested loops, P3 guessed the correct loop.

**E2:** Identify/Assess vectorization in that loop. P1, P2, and P3 said they would look for vector instruction, but noted they did not recall or know them by name. P0 required some background knowledge on vectorization. The facilitator instructed that the presence of a vector register would indicate vectorization. P0, P1, and P2 were suggested names of vector registers.

P0, P1, and P2 started by asking to click on loop 3.1 in the hierarchy view while P3 asked to click on the body of the innermost loop in the source code, explaining they wanted to look for arithmetic instructions and unrolling. All participants then went to the selected items view. P0 and P3 asked to scroll through them while P1 and P2 chose to search (ctrl-f). They all discovered vector registers and instructions. P1, P2 and P3 concluded the loop was vectorized. P0 followed up by returning to the disassembly view and asking to select the found instruction there. They verified the loop was selected in the source code and only then asserted the loop was vectorized.

E3: Compare/Assess multiple variants in the source code. The LTIMES application has several versions of the same computation. In this task, we focused on two: a) a "base-sequential" ("Base") version with nested four loops, and b) a "RAJA-sequential" ("RAJA") version where loops are implemented using RAJA constructs and thus the quadruple nesting is not explicitly written in the source file. Some participants also chose to look at a third variant, "lambda-sequential" ("Lambda") which is like Base, but uses a lambda function for the body.

The task was free-form by design. Each participant approached it with a different strategy. P1, P2, and P3 were able to draw conclusions. P0 was able to isolate the RAJA disassembly, but said they did not know how to assess differences due to lack of experience in such analyses.

Identifying each variant's disassembly and assessing the optimizations were key sub-tasks. As in E1 and E2, they typically started by selecting the source code or the loop hierarchy, switching between these views to further their search while using the other views to examine the changes in the selection.

Selecting the RAJA disassembly was the most tricky, because while it could be selected from the full loop hierarchy (P0, P1), selecting the source code (P0-P3), retrieved only a few instructions and filtered out all loops. All participants recognized this limitation of the automatic matching with the source and found the full target disassembly either by searching for RAJA code in the inlining view (P1) or finding related lines of source code (P0, P2, P3). From there, P0, P1, and P2 used the loop hierarchy to further navigate the disassembly.

P3 did not recall that elements in the loop hierarchy could be clicked to drill down and instead examined the selected items view. Spotting the annotations in the disassembly for variable phidat, P3 hypothesized they were looking at the data setup, but wanted arithmetic instructions that would indicate the loop body. They switched to the full disassembly view and found some non-highlighted arithmetic instructions and said "that's completely what we want to see."



Fig. 7. Loop hierarchy view. Evaluation participant P1 determines the leaves are four variants of the same loop, generated by the compiler to aid loop unrolling.

While navigating the code, the participants all considered the CFG View. However, in many cases they noted it was not enough information because it showed function names and not instructions (P1), often returned disconnected nodes due to filtering (P2), or was too low level and lacked context (P3). P2 used the call graph view to reason why the nodes were disconnected in their selection. P1 identified the quadruplenested RAJA loop in the CFG View (Fig. 6), and from there identified candidates for the preamble and postamble loop instructions.

In assessing variant similarities, P1 noted the code structure was similar between RAJA and Base, but RAJA was obfuscated by a long call stack. P2 and P3 remarked both versions had similar vectorization. After drilling down further in the loop hierarchy, P2 hypothesized that both versions have everything inlined, but there is more overhead in the RAJA version due to the indirect call. This is consistent with performance data not used in the evaluation.

P1 also compared the Base and Lambda versions, finding them to be similar. By navigating down the loop hierarchy, they came to the conclusion that the inner loops (Fig. 7) in both versions were vectorized and that the leaf loops are "fixing up the ends for the vectorization unroll." They repeated the process with the Base version, confirming their hypothesis.

#### 5.3 Semi-structured interviews

Participants were asked what tasks were easy or difficult and what features they would like to see. We summarize the resulting discussions.

Participants generally liked the linking between all views (P0, P2, P3), with some remarking that the variable renaming is helpful in decreasing the need to switch between multiple sources (P0, P3). P3 said of the linking, "It already beats pawing around in something like VTune" and "I gotta say that variable renaming thing changes so much in trying to navigate this thing."

Participants also remarked other views were useful for overview and navigation, including the loop hierarchy view (P1, P2), the function inlining view (P2), and the CFG and call graph views (P0). P1 noted the CFG picked up loops well in the RAJA version, but not the base version. P3 found the selected items view convenient.

Participants expressed difficulty with the drill down behavior in the loop hierarchy (P2, P3). P1 noted the autocentering of the source code was disorienting and wanted more text in the CFG nodes. Suggestions for new features included a back button and history (P2, P3), annotations of loop preamble, postamble, and body (P1), keyboard shortcuts (P2), and pop-out windows for more space (P3).

P2 summarized their remarks with "I'm kind of excited to try this out on a couple of different things." They later added in email a situation where they previously compared different compilation flags for three versions of the same source code. They manually created a rough equivalent of the selected items view and produced a diff of the results. They remarked *CcNav* would have been "easier, faster, and cleaner" if it supported this kind of comparison.

P3 shared that he has compared program performance across compilers, noting he would do exactly the tasks from the evaluation session when trying to determine if the compiler applied the changes correctly.

# 5.4 Evaluation Findings

The participants completed all of the tasks with the exception of the non-expert P0 on the comparison task. Participants employed a variety of strategies in each task. We consider this to be positive evidence of the system's flexibility in supporting compilation analysis. Compilation analysis is complicated and often requires clever ways to probe.

For example, in E3 the RAJA disassembly proved non-trivial to isolate. Participants used multiple views in sequence for selection (source, loop hierarchy, function inlining) and multiple views to assess the results (disassembly, selected items, loop hierarchy, CFG, call graph). This meandering style of navigation, where participants are free to consider different facets, matches our task analysis observations. Multiple strategies can further allow analysts to verify discoveries, as we saw P0 do in E1.

Participants also expressed positivity regarding linked navigation, but noted a lack of tool-maintained history supporting their exploration. We observed some participants repeat actions to return to prior views, further underscoring this potential area of improvement.

Another goal of *CcNav* was to aid users with their mental model. We observed all participants using the nested nature of the loop hierarchy to navigate. P1 was able to match disassembly instructions with higher level loop constructs using the CFG view.

Through the evaluation tasks, the participants performed tasks from our task abstraction. Source-disassembly matching (T1.1), loop identification (T1.2), and finding areas of interest (T2.1) were sub-tasks in all evaluation tasks. Participants identified (T2.2) and assessed optimizations (T2.3) in E2 and E3. Participant P3 used annotations (T1.3) in E3. We interpret this as validation of our task analysis and of *CcNav*'s ability to support those tasks.

Though comparison is not supported explicitly, P1-P3 were able to compare (T2.4) results of different versions of the same code in E3. The only tasks not demonstrated were tracing a variable (T1.4) and annotating optimizations (T2.5). These weren't required by the evaluation tasks and as they were the least performed tasks over our design study meetings, they were the lowest priority in our design.

All views were used by at least one participant to achieve some insight during the evaluation. We interpret this as validation for our choice of views. However, there was also some confusion caused by some of these views, many of which are related to selection and filtering choices, explained below. Another issue is the call graph view can get very wide—a more compact layout will require further research.

Though the participants acknowledged limitations in debug information, these limitations still led to confusion regarding some of the selections. For example, participants clicked on the for loop line rather than range-selecting the whole loop. There was similar confusion with how much context was shown in the loop hierarchy and CFG. We believe both can be improved by showing more nesting context. We have since revised our CFG view to pull in the entirety of loops overlapping the selection rather than only those within the k-hop radius.

# 5.5 Threats to Validity

All participants came from the authors' institutions. In briefing they were told the purpose was to evaluate *CcNav* and determine issues for future iterations. However they may still have been inclined to give positive feedback.

The small participant pool in this evaluation limits its generalizability. Though the group was small, they demonstrated similar patterns in selecting disassembly of interest and using the source, disassembly, loop hierarchy, and selected items views. However, use of the inlining, CFG, and call graph views was more unique and should be interpreted as preliminary and with caution.

The remote nature of our evaluation required some concessions. All participants required a larger font size, decreasing screen real estate. Also, they could not point to anything on screen or "take the reins," which may have changed their behavior.

All participants asked for reminders regarding details of particular views or interactions. Due to the complexity of both the visualization and their tasks, the demonstration was insufficient. Furthermore, the basic tasks performed by P0 and P1 (see supplementary materials) may have had a tutorial effect, accounting for some participant differences.

While pair analytics may have alleviated some of the training issues, it may have also altered participant actions. For example, P3 did not recall they could click on the loop hierarchy and was unable to rediscover the functionality through remote pair analytics. We did not suggest it to them because they did not explicitly state that was their intended effect and thus we did not want to bias them.

In addition to limiting participant discovery, there is a complementary threat of leading, over-interpreting, or otherwise biasing participant actions. To mitigate biased findings, we explicitly recorded and reported where the facilitator made suggestions or answered complex questions. These are available in our more detailed description of participant actions in the supplemental material.

On reflection, in future projects with similarly complex tasks, we could combine pair analytics sessions for one set of participants with traditional sessions with another, thereby covering the limitations and enjoying the benefits of both. However, it may be difficult to recruit enough qualified participants.

#### 6 REFLECTIONS AND LESSONS LEARNED

We reflect on our design study and what we learned regarding transferability between design studies and immersion in the design process.

Transferability from a previous, highly-related design study was beneficial, but more limited than expected. One key outcome of design studies is transferable design knowledge, but it can be difficult to assess in what ways and to what extent such knowledge is transferable. This design study started in response to the domain experts seeing the visualization experts' previous work, CFGExplorer [23]. The domain experts were particularly interested in the custom node-link layout of CFGExplorer and its linking to the assembly code. They wanted to directly extend CFGExplorer for their problem. The team thus began the project assuming previous work would be highly transferable and the process would be like a design iteration. However, in practice, we found the process more similar to a new design.

While two of the main data types (CFG and disassembly code) were the same between *CcNav* and CFGExplorer, the goals of our users, and thus the tasks the visualizations had to support, differed enough that we started the design anew. In CFGExplorer, domain experts are trying to recover parallelizable loops from the disassembly and CFG only. In *CcNav*, domain experts are trying to understand what optimizations were performed on their source. This shift in goals prioritizes source code in *CcNav*, a data type that was not available in CFGExplorer.

Despite our initial assumptions, we avoided premature design commitment to CFGExplorer by restarting our task analysis, questioning design choices frequently, and creating revolutionary prototypes. These correspond to the discover, design, and implement phases of design methodology. We did not assume any tasks going into our first meeting. The workflow described in that meeting emphasized the correspondence between source code and disassembly. We thus questioned the assumption to include the CFG and ultimately decided to omit it from our first design/prototype based on the experts' described operations. However, when we tried analyzing a problem using this prototype with the experts on our team, the value of the CFG became clear. The experts struggled to understand and recall how disassembly instructions related to loops, despite source code linking. This discovery led us to add the CFG view. Following this early design discovery, we continued to question our designs as the project evolved.

The custom node-link layout from CFGExplorer transferred because the primary tasks it served remained the same, albeit in a lesser role. In both CFGExplorer and *CcNav*, the node-link view serves in building a mental model from disassembly code and identifying loops. The two projects differ in their use of this view only in the level of detail required. In *CcNav*, some of the lower level operations, such as determining the loop bounds, were better served by the linked source code that was unavailable to CFGExplorer.

Immersive data analysis and prototyping activities had the most influence on our design. Immersive activities are those in which visualization experts engage in the work of the target domain or vice versa. We found immersive data analysis and prototyping activities, as catalogued by the Design by Immersion framework of Hall et al. [30], to be the most fruitful. These correspond to the discover and implement phases of design study methodology. In particular, one visualization expert performed typical analyses "by hand" (Fig. 3) and both visualization and domain experts engaged in collaborative analyses with the in-process prototype.

The collaborative analyses provided insight into the data analysis process and feedback on the prototype simultaneously. These analysis sessions occurred during biweekly meetings. The meetings were remote with the lead author driving a pair analytics session, sometimes using the prototype in tandem with ad hoc file browsing when features were not yet implemented or even yet ideated. This process helped us find gaps in our design.

Prototyping the visualization was done in tandem with prototyping the automated analysis. This is also a prototyping activity as noted by Hall et al. and adds a "moving target" element as discussed by Williams et al. [47]. As noted by Williams et al., the copious documentation of tasks and interests over time helped us to prioritize design elements that fulfilled long-standing task-needs over those that had gained attention fleetingly.

As the collaborative, immersive analysis processes required deep attention, we found it especially helpful to have multiple people from the visualization team present when interacting with prototypes. This setup allowed one visualization expert to become fully immersed in the activity and workflow without pause, while reserving another to generate the observation artifacts that were used to refine the task analysis and design over time.

We note that both of these findings relate to the core stages of the design study framework: discover, design, implement, and deploy [44]. Design Study Methodology notes that stages may overlap and the process can iterate through any sub-loop of stages. This overlapping and looping describes our workflow with the core stages, to the point where we might even consider them continuous. In particular, the open nature of the *discover* phase was important in understanding the differences in needs between CFGExplorer and *CcNav* as well as adapting to the evolving capabilities of the automated analysis and the refinement naturally arising through iteration.

#### 7 CONCLUSION

We have presented a data abstraction, task analysis, and visual analytics system, CcNav, for analyzing how an application is translated into optimized machine instructions by the compiler. Through evaluation sessions, we showed CcNav assisted in performing tasks common to experts' workflows. We found it was important to support a variety of paths through different representations of the instructions and source code. We also observed that while experts appreciated automated assistance and acknowledged its limitations, integration still led to confusion, which we plan to continue to address in future work.

In conducting this design study, we found that immersive activities such as collaborative analysis sessions, having visualization experts perform analysis workflows, and frequent engagement with unpolished prototypes elicited rich feedback aiding our task analysis and visual design. We also found that despite a high degree of similarity between this design study and a previous one, the transferability between designs was limited. The immersive activities helped us identify this quickly and careful task analysis allowed us to retain the transferable elements.

#### 8 ACKNOWLEDGEMENTS

We thank our study participants for their valuable time and the LLNL LEARN project, LLNS B639881 & B630670, and NSF III-1656958 & IIS-1844573 for supporting this research. This work performed under the auspices of the U.S. Department of Energy by Lawrence Livermore National Laboratory under Contract DE-AC52-07NA27344. LLNL-CONF-812737.

#### REFERENCES

- [1] Awesomplete: Lightweight autocomplete widget. https://leaverou.github.io/awesomplete/. Accessed: 2020-04-26.
- [2] dagrejs: Directed graph layout for javascript. Accessed: 2020-04-23.
- [3] Dwarf debugging standard. http://dwarfstd.org/. Accessed: 2020-04-08.
- [4] dwarfdump. https://www.unix.com/man-page/osx/1/ dwarfdump/. Accessed: 2020-04-08.
- [5] Flatten-js: Interval binary search tree. https://github.com/ alexbol99/flatten-interval-tree. Accessed: 2020-04-26.
- [6] Ghidra software reverse engineering framework. https://ghidra-sre.org/. Accessed: 2020-04-08.
- [7] Goldenlayout: Multi-screen layout manager for webapps. http://golden-layout.com/. Accessed: 2020-04-23.
- [8] Intel c++ compiler. https://software.intel.com/en-us/ c-compilers. Accessed: 2020-04-27.
- [9] Intel vtune profiler. https://software.intel.com/en-us/vtune. Accessed: 2020-04-08.
- [10] objdump. https://linux.die.net/man/1/objdump. Accessed: 2020-04-08.
- [11] Totalview hpc debugging software. https://totalview.io/ products/totalview. Accessed: 2020-04-08.
- [12] Hpctoolkit: tools for performance analysis of optimized parallel programs. Concurrency and Computation: Practice and Experience, 22(6):685–701, 2010. doi: 10.1002/cpe.1553
- [13] radare2. https://www.radare.org, Last Accessed April 2020.
- [14] A. Adamoli and M. Hauswirth. Trevis: A context tree visualization & analysis framework and its use for classifying performance failure reports. In *Proceedings of the 5th International Symposium on Software* Visualization, SoftVis, pp. 73–82. ACM, New York, NY, USA, 2010. doi: 10.1145/1879211.1879224
- [15] R. Arias-Hernandez, L. T. Kaastra, T. M. Green, and B. Fisher. Pair analytics: Capturing reasoning processes in collaborative visual analytics. In 2011 44th Hawaii International Conference on System Sciences, pp. 1–10, 2011.
- [16] D. Baum, C. Sixtus, L. Vogelsberg, and U. Eisenecker. Understanding conditional compilation through integrated representation of variability and source code. In *Proceedings of the 23rd International Systems and Software Product Line Conference - Volume B*, SPLC '19, p. 21–24. Association for Computing Machinery, New York, NY, USA, 2019. doi: 10. 1145/3307630.3342387
- [17] A. Bergel, A. Bhatele, D. Boehme, P. Gralka, K. Griffin, M.-A. Hermanns, D. Okanović, O. Pearce, and T. Vierjahn. Visual analytics challenges in analyzing calling context trees. In A. Bhatele, D. Boehme, J. A. Levine, A. D. Malony, and M. Schulz, eds., *Programming and Performance Visualization Tools*, pp. 233–249. Springer International Publishing, Cham, 2019.
- [18] C. Bezemer, J. Pouwelse, and B. Gregg. Understanding software performance regressions using differential flame graphs. In 2015 IEEE 22nd International Conference on Software Analysis, Evolution, and Reengineering (SANER), pp. 535–539, 2015.
- [19] M. Bostock, V. Ogievetsky, and J. Heer. D3: Data-driven documents. IEEE Trans. Visualization & Comp. Graphics (Proc. InfoVis), 2011.
- [20] M. Brehmer and T. Munzner. A multi-level typology of abstract visualization tasks. *IEEE Transactions on Visualization and Computer Graphics*, 19(12):2376–2385, Dec 2013. doi: 10.1109/TVCG.2013.124
- [21] B. Buck and J. K. Hollingsworth. An api for runtime code patching. Int. J. High Perform. Comput. Appl., 14(4):317–329, Nov. 2000. doi: 10. 1177/109434200001400404
- [22] L. DeRose, B. Homer, and D. Johnson. Detecting application load imbalance on high end massively parallel systems. In A.-M. Kermarrec, L. Bougé, and T. Priol, eds., *Euro-Par*, vol. 4641, of *Lecture Notes in Computer Science*, pp. 150–159. Springer, 2007,. doi: 10.1007/978-3-540-74466-5\_17
- [23] S. Devkota and K. E. Isaacs. Cfgexplorer: Designing a visual control flow analytics system around basic program analysis operations. *Computer Graphics Forum*, 37(3):453–464, 2018. doi: 10.1111/cgf.13433
- [24] S. G. Eick and J. L. Steffen. Visualizing code profiling line oriented statistics. In *Proceedings of the 3rd Conference on Visualization '92*, VIS '92, p. 210–217. IEEE Computer Society Press, Washington, DC, USA, 1992.
- [25] J. Ellson, E. Gansner, L. Koutsofios, S. North, and G. W. Woodhull.

- GraphViz open source graph drawing tools. In *Lecture Notes in Computer Science*, pp. 483–484. Springer-Verlag, 2001.
- [26] N. Elmqvist and J. S. Yi. Patterns for visualization evaluation. In Proceedings of the 2012 BELIV Workshop: Beyond Time and Errors Novel Evaluation Methods for Visualization, BELIV '12. Association for Computing Machinery, New York, NY, USA, 2012. doi: 10.1145/2442576. 2442588
- [27] M. Geimer, F. Wolf, B. J. N. Wylie, E. Ábrahám, D. Becker, and B. Mohr. The Scalasca performance toolset architecture. *Concurr. Comput. : Pract. Exper.*, 22(6):702–719, apr, 2010. doi: 10.1002/cpe.v22:6
- [28] M. Ghoniem, J. . Fekete, and P. Castagliola. A comparison of the readability of graphs using node-link and matrix-based representations. In *IEEE Symposium on Information Visualization*, pp. 17–24, 2004.
- [29] M. Godbolt. Godbolt compiler explorer. https://github.com/mattgodbolt/compiler-explorer. Accessed: 2020-04-08.
- [30] K. W. Hall, A. J. Bradley, U. Hinrichs, S. Huron, J. Wood, C. Collins, and S. Carpendale. Design by immersion: A transdisciplinary approach to problem-driven visualizations. *IEEE Transactions on Visualization and Computer Graphics*, 26(1):109–118, 2020.
- [31] R. Hornung. Raja performance suite. https://github.com/LLNL/ RAJAPerf. Accessed: 2020-04-26.
- [32] T. Karrer, J.-P. Krämer, J. Diehl, B. Hartmann, and J. Borchers. Stack-splorer: Call graph navigation helps increasing code maintenance efficiency. In *Proceedings of the 24th Annual ACM Symposium on User Interface Software and Technology*, UIST, pp. 217–224. ACM, New York, NY, USA, 2011. doi: 10.1145/2047196.2047225
- [33] R. Keller, C. Eckert, and P. Clarkson. Matrices or node-link diagrams: Which visual representation is better for visualising connectivity models? *Information Visualization*, 5:62–76, 04 2006. doi: 10.1057/palgrave.ivs. 9500116
- [34] D. M. Koppelman and C. J. Michael. Discovering barriers to efficient execution, both obvious and subtle, using instruction-level visualization. In *Proceedings of the 1st Workshop on Visual Performance Analysis*, VPA, pp. 36 – 41, Nov 2014. doi: 10.1109/VPA.2014.11
- [35] J. Krinke. Visualization of program dependence and slices. In 20th IEEE International Conference on Software Maintenance, 2004. Proceedings., pp. 168–177, 2004.
- [36] H. Lam, M. Tory, and T. Munzner. Bridging from goals to tasks with design study analysis reports. *IEEE Transactions on Visualization and Computer Graphics*, 24:435–445, 2018.
- [37] C. Lattner and V. Adve. Llvm: A compilation framework for lifelong program analysis transformation. In Proceedings of the International Symposium on Code Generation and Optimization: Feedback-Directed and Runtime Optimization, CGO '04, p. 75. IEEE Computer Society, USA, 2004.
- [38] B. Lee, C. Plaisant, C. S. Parr, J.-D. Fekete, and N. Henry. Task taxonomy for graph visualization. In *Proceedings of the 2006 AVI Workshop on BEyond Time and Errors: Novel Evaluation Methods for Information Visualization*, BELIV '06, p. 1–5. Association for Computing Machinery, New York, NY, USA, 2006. doi: 10.1145/1168149.1168168
- [39] Y. Li, S. Ding, Q. Zhang, and D. Italiano. Debug information validation for optimized code. In *Programming Languages Design and Implementation* (PLDI), 2020.
- [40] S. Lin, F. Taïani, T. C. Ormerod, and L. J. Ball. Towards anomaly comprehension: Using structural compression to navigate profiling call-trees. In *Proceedings of the 5th International Symposium on Software Visualization*, SOFTVIS, pp. 103–112. ACM, New York, NY, USA, 2010. doi: 10. 1145/1879211.1879228
- [41] J. Roberts and C. Zilles. TraceVis: An execution trace visualization tool. In MoBS '05, 2005.
- [42] H.-R. SA. IDA. https://www.hex-rays.com/products/ida/, Copyright 2017. Last Accessed April 2020.
- [43] P. Salmon, D. Jenkins, N. Stanton, and G. Walker. Hierarchical task analysis vs. cognitive work analysis: Comparison of theory, methodology and contribution to system design. *Theoretical Issues in Ergonomics Science*, 11:504–531, 11 2010. doi: 10.1080/14639220903165169
- [44] M. Sedlmair, M. Meyer, and T. Munzner. Design study methodology: Reflections from the trenches and the stacks. *IEEE Transactions on Visualization and Computer Graphics*, 18(12):2431–2440, Dec 2012. doi: 10.1109/TVCG.2012.213
- [45] C. Stolte, R. Bosch, P. Hanrahan, and M. Rosenblum. Visualizing application behavior on superscalar processors. In *Proceedings 1999 IEEE Symposium on Information Visualization (InfoVis'99)*, pp. 10–17, 1999.

- © 2020 IEEE. This is the author's version of the article that has been published in IEEE Transactions on Visualization and Computer Graphics. The final version of this record is available at: xx.xxxx/TVCG.201x.xxxxxxx/
- [46] K. Sugiyama, S. Tagawa, and M. Toda. Methods for visual understanding of hierarchical system structures. *IEEE Transactions on Systems, Man, and Cybernetics*, 11(2):109–125, 1981.
- [47] K. Williams, A. Bigelow, and K. E. Isaacs. Visualizing a moving target: A design study on task parallel programs in the presence of evolving data and concerns. To appear in IEEE Transactions on Visualization and Computer Graphics (Proceedings of InfoVis '19), Jan. 2020. doi: 10.1109/TVCG. 2019.2934285
- [48] Y. Zhang, K. Chanana, and C. Dunne. Idmvis: Temporal event sequence visualization for type 1 diabetes treatment decision support. *IEEE Trans*actions on Visualization Computer Graphics, 25(01):512–522, jan 2019. doi: 10.1109/TVCG.2018.2865076